# Lab 3 Report

Matthew Crump A01841001 Nicholas Williams A02057223

# **Objectives**

Build a functional DLX fetch stage to be used in later labs. Learn how to initiate a ROM IP module with a .mif file. Simulate the fetch stage with the IP ROM module.

## **Procedure**

Following what we learned in class, we grouped the logical blocks of the fetch stage into two groups, combinational circuits and sequential circuits. The mux was the only combinational circuit used. The program counter (PC), ROM, and pipeline output for the mux were sequential circuits. The mux simply switched between the program counter plus one and the jump address. The mux output was connected to the pipeline register and the program counter. The last clocked process simply resets the PC or sets the PC to the output of the mux.



Figure 1. DLX Pipeline Diagram

The ROM was initialized with a .mif file that was generated from the factorial.dlx file. The presets of the ROM used all of the presets in the memory wizard except for the registered output. A simulation file was also generated so we could simulate our ROM in ModelSim. We then created a top file just to make sure that our DLX fetch stage would compile.

We then wrote a testbench to simulate our design. The testbench simply controls the clock signal, the branch\_taken signal, and the jump\_address signal. When a branch or jump instruction is detected our testbench sets the branch\_taken signal high and then sets the jump\_address to the appropriate address. For most jump and branch commands, the test bench simply set the jump\_address to the 10 least significant bits in the instruction. For the jump register (JR) instruction our testbench was hardcoded to set the appropriate jump\_address to 0x003 since that was the location in the .mif that used the jump and link (JAL) instruction.

#### Results

While compiling in Quartus, we encountered an error that the ROM module could not be synthesized, saying it needs to be switched to a "ERAM". This error was caused because the Quartus settings did not allow for a bitstream with memory initialization. This setting was easily changed and allowed the design to be compiled without any errors.

From here, we created a testbench in ModelSim. Initially when we compiled and simulated our design in ModelSim we had an error that set the branch taken signal high for two clock cycles because there were two branch or jump instructions in a row in the .mif file. To make sure that our design could successfully perform the fetch stage for computing a factorial, we created signals that would not let a branch or jump instruction take place if a branch or jump instruction occurred the line prior. We then created counters for the amount of times that loops and functions could be called so that we could see every instruction take place and not get stuck in a loop.

| <pre>// /fetch_stage_tb/dut/dk 1</pre> |         |       |       |  |      |      |      |      |      |      |       |        |        |      |       |              |       |       |     |
|----------------------------------------|---------|-------|-------|--|------|------|------|------|------|------|-------|--------|--------|------|-------|--------------|-------|-------|-----|
| /fetch_stage_tb/dut/rstn 1             |         |       |       |  |      |      |      |      |      |      |       |        |        |      |       |              |       |       |     |
| /fetch_stage_tb/dut/branch_t 0         |         |       |       |  |      |      |      |      |      |      | oxdot | $\Box$ |        |      |       |              |       |       |     |
| /fetch_stage_tb/dut/jump_addr 00       | 07      | 000   |       |  |      |      |      |      |      |      | (009  |        |        |      |       |              |       | (00B  |     |
| /fetch_stage_tb/dut/pc_counter 00      |         |       | (00:  |  |      | (002 | (003 | (004 | (00  | 00€  | (007  | (009   | (00A   | 00E  | ( 000 | (000         | ( 00E | (00F  | (00 |
| #=- /fetch_stage_tb/dut/instruction B4 | 4000007 | ( (04 | 00000 |  |      | (140 | 782  | (AC  | 2 28 | (BC  | (B40  | (080   | ( 28E. | (150 | (140  | <u>(</u> 28E | (BOE  | (B80. | (00 |
| /fetch_stage_tb/dut/r_pc_cou 00        | 09      | (00)  |       |  | (001 | 002  | (003 | (004 | 00:  | 006  | (007  | (009   | (00A   | 00E  | (000  | (00D         | ( 00E | 00F   | (00 |
| //etch_stage_tb/dut/next_pc 00         | 0A      | 00    |       |  | (002 | 003  | (004 | 005  | (00€ | (007 | (009  | (00A   | (00B   | (000 | 000   | (00E         | OOF   | (00B  | (00 |
|                                        |         |       |       |  |      |      |      |      |      |      |       |        |        |      |       |              |       |       |     |

Figure 2. Modelsim Waveform

Figure 2 shows a portion of the simulated waveform for our design. The program\_counter signal shows the instruction address and then the actual instruction appears on the instruction signal the next clock cycle. The branch\_taken signal goes high, and the jump\_address is updated the clock cycle after the instruction signal receives a branch or jump instruction. The program\_counter signal then receives the instruction address for the corresponding jump or branch, the clock cycle after the branch taken signal goes high.

### Conclusion

We successfully created the DLX fetch state of the DLX pipeline that will be used in future labs. We also created a testbench to simulate the design, and we are confident that it is working and ready to be implemented alongside the other stages of the pipeline. We learned how to instantiate a ROM IP module using a .mif file. We learned that future sections in the pipeline will need to ignore instructions that come directly after a branch or jump command until the jump address has successfully reached the program counter. Overall, we are ready and eager to design the next stage.

#### **APPENDIX A**

#### **DLX Fetch VHDL Code**

```
library ieee, work;
use ieee.std logic 1164.all;
use ieee.numeric std.all;
use ieee.std logic unsigned.all;
use work.dlx package.all;
entity <u>DLX Fetch</u> is
        clk : in std logic;
        rstn : in std logic;
        branch taken : in std logic;
        jump_addr : in std logic vector(c DLX PC WIDTH-1 downto 0);
        pc counter : out std logic vector (c DLX PC WIDTH-1 downto 0);
        instruction : out std logic vector (c DLX WORD WIDTH-1 downto 0)
end DLX Fetch;
architecture rtl of DLX Fetch is
    signal r pc counter : std logic vector(c DLX PC WIDTH-1 downto 0);
    signal next pc count : std logic vector(c DLX PC WIDTH-1 downto 0);
   p 2 TO 2 MUX : process (branch taken, r pc counter, next pc count,
jump_addr)
        if branch_taken = '1' then
            next pc count <= jump addr;</pre>
            next pc count <= r pc counter + '1';</pre>
    p_PC_COUNTER : process(clk)
        if rising edge(clk) then
            if rstn = '0' then
                r pc counter <= (others => '0');
                r pc counter <= next pc count;
            end if;
    p_PIPELINE_REGISTER : process(clk)
        if rising edge(clk) then
            pc counter <= next pc count;</pre>
```